The Design Implementation for Customers using Structured ASIC technology (eASIC) Team within Intel’s Programmable Solutions Group (PSG) is looking for a senior level ASIC Engineer.
As a senior level ASIC Engineer, you will interact with customers to collect information on RTL and IP and implement the customer code through synthesis, PnR, timing closure, and hand off layout database to the tape out team.
As an ASIC Applications Engineer you will…
Oversee definition, design, verification, and documentation for SoC (System on a Chip) development.
Determine architecture design, logic design, and system simulation.
Define module interfaces/formats for simulation.
Perform Logic design for integration of cell libraries, functional units and subsystems into SoC full chip designs, Register Transfer Level coding, and simulation for SoCs.
Contribute to the development of multidimensional designs involving the layout of complex integrated circuits.
Perform all aspects of the SoC design flow from high-level design to synthesis, place and route, timing and power to create a design database that is ready for manufacturing.
Analyze equipment to establish operation infrastructure, conducts experimental tests, and evaluates results.
May also review vendor capability to support development.
You must possess the below minimum education requirements and minimum required qualifications to be initially considered for this position. Relevant experience can be obtained through schoolwork, classes, project work, internships, and/or military experience. Additional preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Bachelor’s Degree in Electrical Engineering, Computer Engineering, Computer Science, or related field
5+ years of experience inclusive of:
RTL Synthesis (e.g. Design Compiler)
Static Timing Analysis (STA) (e.g. PrimeTime)
Scripting (e.g. TCL, Python, Perl, Shell, etc.)
8+ years of experience in synthesis, timing, and one or more of the following:
RTL (Verilog, SystemVerilog, VHDL)
Clock domain crossing (CDC) analysis (e.g. spyglass)
Design Verification (DV) using standard simulators (e.g. VCS, QuestaSim, NCSim)
The Programmable Solutions Group (PSG) was formed from the acquisition of Altera. As part of Intel, PSG will create market-leading programmable logic devices that deliver a wider range of capabilities than customers experience today. Combining Altera's industry-leading FPGA technology and customer support with Intel's world-class semiconductor manufacturing capabilities will enable customers to create the next generation of electronic systems with unmatched performance and power efficiency. PSG takes pride in creating an energetic and dynamic work environment that is driven by ingenuity and innovation. We believe the growth and success of our group is directly linked to the growth and satisfaction of our employees. That is why PSG is committed to a work environment that is flexible and collaborative, and allows our employees to reach their full potential.
US, Arizona, Phoenix;US, California, Folsom;US, California, Santa Clara;US, Oregon, Hillsboro;US, Texas, Austin
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.